

# Human Presence Detection Using Compact CNN Accelerator IP

# **Reference Design**

FPGA-RD-02045 Version 1.1



### **Contents**

| <ol> <li>Int</li> </ol> | troductiontroduction                                       | 3 |
|-------------------------|------------------------------------------------------------|---|
| 2. Re                   | elated Documentation                                       | 3 |
| 3. So                   | oftware Requirements                                       | 3 |
|                         | ardware Requirements                                       |   |
|                         | rectory Structure                                          |   |
|                         | eference Design Overview                                   |   |
| 6.1.                    | Block Diagram                                              | 4 |
| 6.2.                    | Top-Level Blocks                                           |   |
| 6.2                     | 2.1. Top-Level Module – Human_Presence_Top.v               |   |
| 6.2                     | 2.2. CNN Accelerator Engine – Isc ml ice40 cnn.ipx         |   |
| 6.2                     | 2.3. SPI Loader – spi_loader_wrap.v and spi_loader_spram.v | 4 |
| 6.2                     | 2.4. I2S Master – i2cm_himax.v                             |   |
| 6.2                     | 2.5. Video Preprocessing – ice40_himax_video_process_64.v  | 5 |
| 6.2                     | 2.6. Post Processing Block/LED – HP_Post_Processing.v      |   |
| 7. Ge                   | enerating the Firmware File                                |   |
| Technic                 | cal Support Assistance                                     | 9 |
|                         | n History                                                  |   |
|                         | ·                                                          |   |
| Figu                    | res                                                        |   |
| Figure !                | 5.1. Human Presence Detection Directory Structure          | 3 |
|                         | 6.1. Human Presence Detection Top-Level Block Diagram      |   |
|                         | 7.1. SensAl Project Settings Part 1                        |   |
| _                       | 7.2. SensAl Project Settings Part 2                        |   |
| _                       | 7.3. Fractional Bit Change                                 |   |
|                         | 7.4. YML Modification Part 1                               |   |
| -                       | 7.5. VMI Modification Part 2                               |   |



#### 1. Introduction

The Human Presence Detection Using Compact CNN Accelerator IP Reference Design document describes how to implement the Human Presence Detection design using the iCE40™ UltraPlus FPGA. This design utilizes the Lattice Radiant CNN Accelerator IP core, which is optimized for Convolutional Neural Network (CNN) implementations. The document discusses the design in detail on the top module blocks that show how Human Presence Detection is implemented.

#### 2. Related Documentation

In addition to using this guide to help you get started developing CNN solutions on your device, you can refer to other applicable documents that may contain more detailed information that is beyond the scope of this guide.

The following documents can be obtained on the Lattice website:

- Lattice SensAl Neural Network Compiler Software (FPGA-UG-02052) This document explains how to create the firmware file, which contains the command sequence as well as weights that go into the CNN Accelerator IP Core.
- Compact CNN Accelerator IP Core User Guide (FPGA-IPUG-02038) This document provides additional details about the CNN IP Core contained in this design.
- Lattice Radiant Software User Guide This document describes the main features, usage, and key concepts of the Lattice Radiant software, which is used in creating this reference design.

## 3. Software Requirements

The following software are required to design and use the Human Presence Detection Reference Design:

- Radiant Software Version 1.0 or higher This is used to build the reference design.
- Radiant Programmer tool This is used to program the bitstream to the External SPI Flash on the board.
- Compact CNN Accelerator IP Core This is used to create the CNN Accelerator Engine.
- Lattice SensAl Neural Network Compiler Software This is used to generate the firmware file from the TensorFlow/Caffe outputs.

## 4. Hardware Requirements

The reference design is targeted to support the Himax HM01B0 UPDuino Shield board, but it can be modified for use in other hardware as needed. This hardware requires a mini-USB cable in order to program.

## 5. Directory Structure

Figure 5.1 shows the directory structure of the **Human Presence Detection Using Compact CNN Accelerator IP Detect Low Power – Project Files**. The figure also details the files contained in each folder.



Figure 5.1. Human Presence Detection Directory Structure

FPGA-RD-02045-1.1 3



## Reference Design Overview

#### 6.1. Block Diagram

This section describes the Human Presence Detection block diagram and each top block module, as shown in Figure 6.1.

**Note:** Different PAR iterations can give different results. Try more than one PAR iteration to acquire the best results.



Figure 6.1. Human Presence Detection Top-Level Block Diagram

The reference design shows an implementation of a machine learning design using the Compact CNN Soft IP Engine. There are two main inputs that go into the CNN Accelerator Engine, which then outputs six values that are evaluated to determine whether a human is detected in a specific area.

#### 6.2. Top-Level Blocks

This section discusses in detail the top-level modules that make up the Human Presence Detection Reference Design. Each top-level block includes the Verilog (.v) or the IP Catalog (.ipx) files. These files are in the source directory of the .zip file.

#### 6.2.1. Top-Level Module – Human\_Presence\_Top.v

This is the top-level module that contains all the blocks and connections found in Figure 6.1.

#### 6.2.2. CNN Accelerator Engine – lsc\_ml\_ice40\_cnn.ipx

This block contains the CNN Accelerator Engine. In this design, the engine is configured to Memory Type: DUAL SPRAM, ML\_TYPE: CNN, SCRATCH SIZE: 4K. Refer to the Compact CNN Accelerator IP Core User Guide (FPGA-IPUG-02038) for details. This block takes the firmware file via SPI\_Loader\_wrap.v and the processed image to output the desired result.

#### 6.2.3. SPI Loader – spi loader wrap.v and spi loader spram.v

This module reads the external flash for the firmware file. The firmware file is then outputted into the CNN Accelerator IP Core. The SPI loader is configured to read the firmware file at address 20'h20000. The Lattice Neural Network compiler tool generates the firmware file.

Firmware files are located in the NN\_Compiler\_Files directory for you to generate your own firmware file.

© 2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

4 FPGA-RD-02045-1.1



#### 6.2.4. I2S Master - i2cm himax.v

This module communicates with the Himax Camera and configures it upon boot up to make sure that it outputs the correct image. The Himax Camera is configured to output a 3 x 324 x 324 image.

#### 6.2.5. Video Preprocessing – ice40\_himax\_video\_process\_64.v

This module takes the Himax Camera image output and downscales it to  $3 \times 64 \times 64$ . This downscaled image is then sent to the CNN Accelerator IP core when requested. Scaling the image down to  $3 \times 64 \times 64$  reduces the amount of data fed into the CNN Accelerator without significant loss in accuracy.

#### 6.2.6. Post Processing Block/LED - HP\_Post\_Processing.v

This module captures the output of the CNN Accelerator Engine and post processes the data. The output is in six clock cycles, which represent the confidence value of a human appearing in the Upper Left, Upper Right, Lower Left, Lower Right, Center, and Full. The results are outputted to LED lights on the board. If any of these values go over a set threshold, a corresponding LED light turns on.

FPGA-RD-02045-1.1 5



# 7. Generating the Firmware File

To generate the Human Presence Firmware file:

- 1. Using the files located in the **NN\_Compiler\_Files** directory, create a new project in SensAl and apply the following settings as shown in Figure 7.1.
  - Framework TensorFlow
  - Device UltraPlus
  - Class CNN
  - Network File HumanPresence.pb
  - Image/Video/Audio Data man2.jpg
- Click Next.



Figure 7.1. SensAl Project Settings Part 1

- 3. In the second section, apply the Neural Network engine settings as shown in Figure 7.2:
  - On-Chip Memory Block Size 65536
  - Mean Value 0
  - Scale Value 1.0
- Click OK.

6 FPGA-RD-02045-1.1





Figure 7.2. SensAl Project Settings Part 2

5. Note that this reference design requires fractional bit changes on every layer to fine-tune the accuracy of the design. After analyzing the network, edit the fractional bit for each layer. Figure 7.3 shows the change of the fractional bit.



Figure 7.3. Fractional Bit Change

6. After changing the fractional bit, save the project file and reanalyze the design.

© 2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

FPGA-RD-02045-1.1

7



7. In addition to modifying the fractional bits, modify the **yml** file. Open the **yml** file located in your project directory. On top of the **yml** file, add **output\_data\_length: 96**. At the last convolution, add **weight\_slice: 12**. Figure 7.4 and 7.5 shows the change.

```
6
        Version: Vl.1.0-Beta
 7
        Build: '2018-09-19'
8
        cfrac: 1024
9
        Mean: 0
10
        Scale: 1.0
        Input Size: [1, 3, 64, 64]
11
12
        num ebr: 1
13
        ebr blk size: 65536
14
        num conv eng: 1
15
        binary mode: false
16
        output data length: 96
17
        device: Ultra Plus
```

Figure 7.4. YML Modification Part 1



Figure 7.5. YML Modification Part 2

8. Click **Compile** to generate the Firmware file.

Note: Do not click Analyze. This overwrites the yml file.

8 FPGA-RD-02045-1.1



# **Technical Support Assistance**

Submit a technical support case through www.latticesemi.com/techsupport.

# **Revision History**

#### Revision 1.1, October 2018

| Section                      | Change Summary                                      |
|------------------------------|-----------------------------------------------------|
| Generating the Firmware File | Updated Figure 7.1. SensAl Project Settings Part 1. |

#### Revision 1.0, September 2018

| Section | Change Summary   |
|---------|------------------|
| All     | Initial release. |

FPGA-RD-02045-1.1 9



7<sup>th</sup> Floor, 111 SW 5<sup>th</sup> Avenue Portland, OR 97204, USA T 503.268.8000 www.latticesemi.com